Herein, wafer-scale 8-nm films of Sn-doped gallium oxide (Ga 2 O 3 ) were fabricated via physical vapor deposition at room temperature. Using these films, 8-nm Sn-doped Ga 2 O 3 field-effect transistors (FETs) featuring SiO 2 gate dielectrics were fabricated. These FETs exhibited a high on-state current of 3.8 × 10 −1 mA/mm and a high on/off ratio of 1.9 × 10 6 . Notably, they also demonstrated a high breakdown voltage of over 400 V, showcasing their potential for power nanodevices. Even after exposure to air for a year, these FETs maintained their normal electrical characteristics, withstanding a ± 100 V gate-bias stress for 1 hour while retaining a breakdown voltage of over 400 V, underscoring their strong endurance capability. Moreover, their performance was enhanced by replacing the traditional SiO 2 gate dielectric with a high-k bilayer comprising Ta 2 O 5 and pristine Ga 2 O 3 . This modification reduced subthreshold swing and threshold voltage, enabling high-speed operation and low power consumption. Moreover, a 4-inch 8-nm Sn-doped Ga 2 O 3 FET array was successfully fabricated on a 4-inch silicon substrate, employing the high-k Ta 2 O 5 /pristine Ga 2 O 3 gate dielectric. Averaged 350 devices in the 4-inch array, a low driving voltage with a small threshold voltage of 4.1 V is achieved to drive a high on-state current of 1.3 mA/mm. This study provides a promising, efficient, and economical method for producing wafer-scale ultrawide-bandgap semiconductor Ga 2 O 3 device array and enabling their heterogeneous integration with silicon, paving the way for future Si-compatible power nanodevices.
See the article:
https://doi.org/10.1016/j.scib.2024.04.059
Science Bulletin